











SN74LVC07A

SCAS595W - OCTOBER 1997-REVISED OCTOBER 2016

# SN74LVC07A Hex Buffer and Driver With Open-Drain Outputs

#### **Features**

- Operates From 1.65 V to 5 V
- Inputs and Open-Drain Outputs Accept Voltages Up to 5.5 V
- Max t<sub>pd</sub> of 2.6 ns at 5 V
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection

# 2 Applications

- **AV Receiver**
- Audio Dock: Portable
- Blu-ray Player and Home Theater
- MP3 Player or Recorder
- Personal Digital Assistant (PDA)
- Power: Telecom/Server AC/DC Supply: Single Controller: Analog and Digital
- Solid State Drive (SSD): Client and Enterprise
- TV: LCD, Digital, and High-Definition (HDTV)
- Tablet: Enterprise
- Video Analytics: Server
- Wireless Headset, Keyboard, and Mouse

# 3 Description

The SN74LVC07A device is a hex buffer and driver that is designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

#### Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE    | BODY SIZE (NOM)    |
|---------------|------------|--------------------|
| SN74LVC07AD   | SOIC (14)  | 8.65 mm x 3.91 mm  |
| SN74LVC07ADB  | SSOP (14)  | 6.20 mm × 5.30 mm  |
| SN74LVC07ADGV | TVSOP (14) | 3.60 mm × 4.40 mm  |
| SN74LVC07APW  | TSSOP (14) | 5.00 mm × 4.40 mm  |
| SN74LVC07ANS  | SO (14)    | 10.30 mm × 5.30 mm |
| SN74LVC07ARGY | VQFN (14)  | 3.50 mm × 3.50 mm  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Simplified Schematic**



Copyright © 2016 Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features 1                                        |    | 8.1 Overview                                        | 12    |
|---|---------------------------------------------------|----|-----------------------------------------------------|-------|
| 2 | Applications 1                                    |    | 8.2 Functional Block Diagram                        | 12    |
| 3 | Description 1                                     |    | 8.3 Feature Description                             | 12    |
| 4 | Revision History2                                 |    | 8.4 Device Functional Modes                         | 12    |
| 5 | Pin Configuration and Functions 4                 | 9  | Application and Implementation                      |       |
| 6 | Specifications5                                   |    | 9.1 Application Information                         | 13    |
| • | 6.1 Absolute Maximum Ratings5                     |    | 9.2 Typical Application                             | 13    |
|   | 6.2 ESD Ratings                                   | 10 | Power Supply Recommendations                        | 14    |
|   | 6.3 Recommended Operating Conditions              | 11 | Layout                                              | 14    |
|   | 6.4 Thermal Information                           |    | 11.1 Layout Guidelines                              | 14    |
|   | 6.5 Electrical Characteristics—DC Limit Changes 6 |    | 11.2 Layout Example                                 | 15    |
|   | 6.6 Switching Characteristics 6                   | 12 | Device and Documentation Support                    | 16    |
|   | 6.7 Operating Characteristics                     |    | 12.1 Documentation Support                          | 16    |
|   | 6.8 Typical Characteristics                       |    | 12.2 Receiving Notification of Documentation Update | es 16 |
| 7 | Parameter Measurement Information 8               |    | 12.3 Community Resources                            | 16    |
| • | 7.1 V <sub>CC</sub> = 1.8 V ± 0.15 V8             |    | 12.4 Trademarks                                     | 16    |
|   | 7.2 V <sub>CC</sub> = 2.5 V ± 0.2 V9              |    | 12.5 Electrostatic Discharge Caution                | 16    |
|   | 7.3 V <sub>CC</sub> = 2.7 and 3.3 V ± 0.3 V       |    | 12.6 Glossary                                       | 16    |
|   | 7.4 V <sub>CC</sub> = 5 V ± 0.5 V                 | 13 | Mechanical, Packaging, and Orderable                |       |
| 8 | Detailed Description 12                           |    | Information                                         | 16    |
|   |                                                   |    |                                                     |       |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision V (May 2015) to Revision W                                             | Page |
|----------------------------------------------------------------------------------------------|------|
| Changed Pin Functions table                                                                  | 4    |
| Added Junction temperature to the Absolute Maximum Ratings table                             | 5    |
| Reformatted the Electrical Characteristics and the Switching Characteristics tables          | 6    |
| Changed Typical Application Diagram                                                          | 13   |
| Added Receiving Notification of Documentation Updates section                                | 16   |
| Changes from Revision U (June 2014) to Revision V                                            | Page |
| Changed Handling Ratings table to ESD Ratings table                                          | 5    |
| Added industry standard terms to package designators in the <i>Thermal Information</i> table | 6    |
| Changed from "High" to "High-Z" in the Function Table                                        | 12   |

| Cł | hanges from Revision T (February 2011) to Revision U                               | Page |
|----|------------------------------------------------------------------------------------|------|
|    | Updated document to new TI data sheet format                                       |      |
| •  | Removed Ordering Information table                                                 | 1    |
|    | Added Applications                                                                 |      |
| •  | Added I <sub>off</sub> Features bullet                                             | 1    |
| •  | Added Device Information table                                                     | 1    |
| •  | Added Handling Ratings table                                                       | 5    |
| •  | Changed MAX operating free-air temperature from 85°C to 125°C                      | 5    |
| •  | Updated Thermal Information table.                                                 | 6    |
| •  | Added –40°C TO +125°C temperature range to <i>Electrical Characteristics</i> table | 6    |
| •  | Added Switching Characteristics table for -40°C TO 125°C temperature range         | 6    |

Submit Documentation Feedback

Copyright © 1997–2016, Texas Instruments Incorporated







| 1A/1A/1A/ | ŧi. | com |
|-----------|-----|-----|

Copyright © 1997–2016, Texas Instruments Incorporated

Product Folder Links: SN74LVC07A



# 5 Pin Configuration and Functions

D, DB, DGV, NS, PW Package 14-Pin SOIC, SSOP, TVSOP, SO, TSSOP Top View



#### RGY Package 14-Pin VQFN Top View



#### **Pin Functions**

|     | PIN             | I/O | DESCRIPTION |
|-----|-----------------|-----|-------------|
| NO. | NAME            | 1/0 | DESCRIPTION |
| 1   | 1A              | I   | Input 1     |
| 2   | 1Y              | 0   | Output 1    |
| 3   | 2A              | 1   | Input 2     |
| 4   | 2Y              | 0   | Output 2    |
| 5   | 3A              | 1   | Input 3     |
| 6   | 3Y              | 0   | Output 3    |
| 7   | GND             | _   | Ground pin  |
| 8   | 4Y              | 0   | Output 4    |
| 9   | 4A              | 1   | Input 4     |
| 10  | 5Y              | 0   | Output 5    |
| 11  | 5A              | 1   | Input 5     |
| 12  | 6Y              | 0   | Output 6    |
| 13  | 6A              | I   | Input 6     |
| 14  | V <sub>CC</sub> | _   | Power pin   |

Product Folder Links: SN74LVC07A

Submit Documentation Feedback

Copyright © 1997–2016, Texas Instruments Incorporated



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                   |                    | MIN  | MAX         | UNIT |
|------------------|---------------------------------------------------|--------------------|------|-------------|------|
| $V_{CC}$         | Supply voltage                                    |                    | -0.5 | 6.5         | V    |
| VI               | Input voltage <sup>(2)</sup>                      |                    | -0.5 | 6.5         | V    |
| Vo               | Output voltage                                    |                    | -0.5 | 6.5         | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>I</sub> < 0 |      | -50         | mA   |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>O</sub> < 0 |      | <b>-</b> 50 | mA   |
| Io               | Continuous output current                         |                    |      | ±50         | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                    |      | ±100        | mA   |
| Tj               | Junction temperature                              |                    |      | 150         | °C   |
| T <sub>stg</sub> | Storage temperature                               |                    | -65  | 150         | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|   |                                    |          |                                                                                | VALUE | UNIT |
|---|------------------------------------|----------|--------------------------------------------------------------------------------|-------|------|
|   |                                    |          | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±4000 |      |
| , | V <sub>(ESD)</sub> Electrostatic d | ischarge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                |                                            | MIN                    | MAX                  | UNIT |  |  |  |
|-----------------|--------------------------------|--------------------------------------------|------------------------|----------------------|------|--|--|--|
| V <sub>CC</sub> | Supply voltage                 |                                            | 1.65                   | 5.5                  | V    |  |  |  |
|                 |                                | V <sub>CC</sub> = 1.65 V to 1.95 V         | 0.65 × V <sub>CC</sub> |                      |      |  |  |  |
| \               | High lavel input values        | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7                    |                      | V    |  |  |  |
| $V_{IH}$        | High-level input voltage       | V <sub>CC</sub> = 2.7 V to 3.6 V           | 2                      |                      | V    |  |  |  |
|                 |                                | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | $0.7 \times V_{CC}$    |                      |      |  |  |  |
|                 | Low-level input voltage        | V <sub>CC</sub> = 1.65 V to 1.95 V         |                        | $0.35 \times V_{CC}$ |      |  |  |  |
| V <sub>IL</sub> |                                | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                        | 0.7                  | V    |  |  |  |
|                 |                                | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |                        | 0.8                  |      |  |  |  |
|                 |                                | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                        | $0.3 \times V_{CC}$  |      |  |  |  |
| VI              | Input voltage                  |                                            | 0                      | 5.5                  | V    |  |  |  |
| Vo              | Output voltage                 |                                            | 0                      | 5.5                  | V    |  |  |  |
|                 |                                | V <sub>CC</sub> = 1.65 V                   |                        | 4                    |      |  |  |  |
|                 |                                | V <sub>CC</sub> = 2.3 V                    |                        | 12                   |      |  |  |  |
| $I_{OL}$        | Low-level output current       | V <sub>CC</sub> = 2.7 V                    |                        | 12                   | mA   |  |  |  |
|                 |                                | V <sub>CC</sub> = 3 V                      |                        | 24                   |      |  |  |  |
|                 |                                | V <sub>CC</sub> = 4.5 V                    |                        | 24                   |      |  |  |  |
| T <sub>A</sub>  | Operating free-air temperature |                                            | -40                    | 125                  | °C   |  |  |  |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See Implications of Slow or Floating CMOS Inputs, SCBA004.

Product Folder Links: SN74LVC07A

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                               |                                              | SN74LVC07A  |              |                |            |               |               |      |
|-------------------------------|----------------------------------------------|-------------|--------------|----------------|------------|---------------|---------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | D<br>(SOIC) | DB<br>(SSOP) | DGV<br>(TVSOP) | NS<br>(SO) | PW<br>(TSSOP) | RGY<br>(VQFN) | UNIT |
|                               |                                              | 14 PINS     |              |                |            |               |               |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 177.4       | 135.1        | 157.7          | 120.3      | 160.3         | 80.6          | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 75.4        | 86.7         | 78.3           | 76.3       | 84.4          | 97.0          | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 70.6        | 82.4         | 90.8           | 79.0       | 102.1         | 56.7          | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 34.7        | 43.7         | 21.0           | 36.2       | 24.3          | 16.7          | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 70.4        | 81.9         | 90.1           | 78.7       | 101.4         | 56.8          | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | n/a         | n/a          | n/a            | n/a        | n/a           | 35.8          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics—DC Limit Changes

 $T_A = -40$ °C to +125°C, unless otherwise noted

| PARAMETER        | TEST CONDITIONS                                                         | V <sub>cc</sub> | MIN TYP <sup>(1)</sup> MAX | UNIT |
|------------------|-------------------------------------------------------------------------|-----------------|----------------------------|------|
|                  | I <sub>OL</sub> = 100 μA                                                | 1.65 V to 5.5 V | 0.2                        |      |
|                  | I <sub>OL</sub> = 4 mA                                                  | 1.65 V          | 0.45                       |      |
| V <sub>OL</sub>  | 1. 12 mA                                                                | 2.3 V           | 0.7                        | V    |
|                  | I <sub>OL</sub> = 12 mA                                                 | 2.7 V           | 0.4                        |      |
|                  | I <sub>OL</sub> = 24 mA                                                 | 3 V             | 0.55                       |      |
| I <sub>I</sub>   | V <sub>I</sub> = 5.5 V or GND                                           | 3.6 V           | ±5                         | μA   |
| l <sub>off</sub> | $V_I$ or $V_O = 5.5 \text{ V}$                                          | 0 V             | ±10                        | μA   |
| Icc              | $V_I = V_{CC}$ or GND, $I_O = 0$                                        | 3.6 V           | 10                         | μA   |
| Δl <sub>CC</sub> | One input at $V_{CC} - 0.6 \text{ V}$ , Other inputs at $V_{CC}$ or GND | 2.7 V to 3.6 V  | 500                        | μΑ   |
| Ci               | $V_I = V_{CC}$ or GND                                                   | 3.3 V           | 5.0                        | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

# 6.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3 through Figure 6)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT)                             | TEST C         | ONDITIONS                                   | MIN                                         | MAX | UNIT |    |
|-----------------|-----------------|--------------------------------------------|----------------|---------------------------------------------|---------------------------------------------|-----|------|----|
|                 |                 |                                            |                | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1                                           | 5.6 |      |    |
|                 |                 | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1              | 3.4                                         |                                             |     |      |    |
|                 |                 |                                            | -40°C to 85°C  | $V_{CC} = 2.7 \text{ V}$                    | 1                                           | 3.3 |      |    |
|                 |                 |                                            |                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1                                           | 3.6 |      |    |
|                 | Α               | Υ                                          |                | $V_{CC} = 5 V \pm 0.5 V$                    | 1                                           | 2.6 | no   |    |
| t <sub>pd</sub> | A               |                                            | ī              |                                             | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1   | 6.1  | ns |
|                 |                 |                                            |                |                                             | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1   | 3.9  |    |
|                 |                 |                                            | -40°C to 125°C | $V_{CC} = 2.7 \text{ V}$                    | 1                                           | 3.8 |      |    |
|                 |                 |                                            |                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1                                           | 4.1 |      |    |
|                 |                 |                                            |                | $V_{CC} = 5 V \pm 0.5 V$                    | 1                                           | 3.1 |      |    |

Product Folder Links: SN74LVC07A



# 6.7 Operating Characteristics

 $T_A = 25^{\circ}C$ 

| PARAMETER       |                                                     | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | V <sub>CC</sub> = 5 V<br>TYP | UNIT |
|-----------------|-----------------------------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------------------------------|------|
| C <sub>pd</sub> | Power dissipation capacitance per buffer and driver | f = 10 MHz         | 1.8                            | 2                              | 2.5                            | 3.78                         | pF   |

# 6.8 Typical Characteristics







#### 7 Parameter Measurement Information

# 7.1 $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$









**PROPAGATION DELAY TIMES** 



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f \leq 2 \ ns$ ,  $t_f \leq 2 \ ns$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E. Since this device has open-drain outputs,  $t_{PLZ}$  and  $t_{PZL}$  are the same as  $t_{pd}$ .
- F. t<sub>PZL</sub> is measured at V<sub>CC</sub>/2.
- G.  $t_{PLZ}$  is measured at  $V_{OL}$  + 0.15 V.
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms



# 7.2 $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f \leq 2 \ ns$ ,  $t_f \leq 2 \ ns$ .
  - D. The outputs are measured one at a time, with one transition per measurement.
  - E. Since this device has open-drain outputs,  $t_{PLZ}$  and  $t_{PZL}$  are the same as  $t_{pd}$ .
  - F. t<sub>PZL</sub> is measured at V<sub>CC</sub>/2.
  - G.  $t_{PLZ}$  is measured at  $V_{OL}$  + 0.15 V.
  - H. All parameters and waveforms are not applicable to all devices.

Figure 4. Load Circuit and Voltage Waveforms

Product Folder Links: SN74LVC07A



# 7.3 $V_{CC} = 2.7$ and 3.3 V $\pm$ 0.3 V



- NOTES: A. C<sub>I</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_Q = 50 \Omega$ ,  $t_r \leq 2.5 \text{ ns.}$
  - D. The outputs are measured one at a time, with one transition per measurement.
  - E. Since this device has open-drain outputs,  $t_{\text{PLZ}}$  and  $t_{\text{PZL}}$  are the same as  $t_{\text{pd}}$ .
  - F. t<sub>PZL</sub> is measured at 1.5 V.
  - G.  $t_{PLZ}$  is measured at  $V_{OL}$  + 0.3 V.
  - H. All parameters and waveforms are not applicable to all devices.

Figure 5. Load Circuit and Voltage Waveforms

Product Folder Links: SN74LVC07A



# 7.4 $V_{CC} = 5 V \pm 0.5 V$







 TEST
 S1

 t<sub>PZL</sub> (see Note F)
 2 x V<sub>CC</sub>

 t<sub>PLZ</sub> (see Note G)
 2 x V<sub>CC</sub>

 t<sub>PHZ</sub>/t<sub>PZH</sub>
 2 x V<sub>CC</sub>



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal connections such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal connections such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. Since this device has open-drain outputs,  $\rm t_{PLZ}$  and  $\rm t_{PZL}$  are the same as  $\rm t_{pd}$
- F. t<sub>PZL</sub> is measured at V<sub>CC</sub>/2.
- G.  $t_{PLZ}$  is measured at  $V_{OL}$  + 0.3 V.
- H. All parameters and waveforms are not applicable to all devices.

Figure 6. Load Circuit and Voltage Waveforms

Copyright © 1997–2016, Texas Instruments Incorporated



# 8 Detailed Description

#### 8.1 Overview

The outputs of the SN74LVC07A device are open drain and can be connected to other open-drain outputs to implement active-low wired-OR or active-high wired-AND functions. The maximum sink current is 24 mA.

Inputs can be driven from 1.8-V, 2.5-V, 3.3-V (LVTTL), or 5-V (CMOS) devices. This feature allows the use of this device as translators in a mixed-system environment.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

# 8.2 Functional Block Diagram



Copyright © 2016 Texas Instruments Incorporated

#### 8.3 Feature Description

- · Wide operating voltage range
  - Operates from 1.65 V to 5.5 V
- Allows up or down voltage translation
  - Inputs and outputs accept voltages to 5.5 V
- I<sub>off</sub> feature
  - Allows voltages on the inputs and outputs when V<sub>CC</sub> is 0 V

# 8.4 Device Functional Modes

Table 1 lists the functional modes of the SN74LVC07A.

**Table 1. Function Table** 

| INPUT<br>A | OUTPUT<br>Y |
|------------|-------------|
| Н          | Hi-Z        |
| L          | L           |

Product Folder Links: SN74LVC07A



# **Application and Implementation**

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74LVC07A device is a high-drive, open-drain CMOS device that can be used for a multitude of buffertype functions. It can produce 24 mA of drive current at 3.3 V. Therefore, this device is ideal for driving multiple inputs and for high-speed applications up to 100 MHz. The inputs and outputs are 5.5-V tolerant allowing the device to translate up to 5.5 V or down to  $V_{CC}$ .

# 9.2 Typical Application



Copyright © 2016 Texas Instruments Incorporated

Figure 7. Typical Application Diagram

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads; therefore, routing and load conditions must be considered to prevent ringing.

# 9.2.2 Detailed Design Procedure

- Recommended Input Conditions
  - Rise time and fall time specs: See  $(\Delta t/\Delta V)$  in the Recommended Operating Conditions table.
  - Specified high and low levels: See (V<sub>IH</sub> and V<sub>II</sub>) in the Recommended Operating Conditions table.

Product Folder Links: SN74LVC07A

- Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommended Output Conditions



#### **Typical Application (continued)**

- Load currents must not exceed 25 mA per output and 50 mA total for the part.
- Outputs must not be pulled above 5.5 V.

#### 9.2.3 Application Curve



Figure 8. I<sub>CC</sub> vs Frequency

# 10 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ f is recommended; if there are multiple  $V_{CC}$  pins, then 0.01  $\mu$ f or 0.022  $\mu$ f is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ f and a 1  $\mu$ f are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

#### 11 Layout

# 11.1 Layout Guidelines

When using multiple bit logic devices inputs must never float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 9 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>, whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver.



# 11.2 Layout Example



Figure 9. Layout Diagram

Copyright © 1997–2016, Texas Instruments Incorporated



# 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Implications of Slow or Floating CMOS Inputs, SCBA004.
- Semiconductor and IC Package Thermal Metrics, SPRA953.

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN74LVC07A





6-Feb-2020

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| SN74LVC07AD      | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC07A               | Samples |
| SN74LVC07ADBR    | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LC07A                | Samples |
| SN74LVC07ADBRG4  | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LC07A                | Samples |
| SN74LVC07ADE4    | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC07A               | Samples |
| SN74LVC07ADGVR   | ACTIVE | TVSOP        | DGV                | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LC07A                | Samples |
| SN74LVC07ADR     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-1-260C-UNLIM | -40 to 125   | LVC07A               | Samples |
| SN74LVC07ADRG3   | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 125   | LVC07A               | Samples |
| SN74LVC07ADRG4   | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC07A               | Samples |
| SN74LVC07ADT     | ACTIVE | SOIC         | D                  | 14   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC07A               | Samples |
| SN74LVC07ANSR    | ACTIVE | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LVC07A               | Samples |
| SN74LVC07APW     | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LC07A                | Samples |
| SN74LVC07APWE4   | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LC07A                | Samples |
| SN74LVC07APWG4   | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LC07A                | Samples |
| SN74LVC07APWR    | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-1-260C-UNLIM | -40 to 125   | LC07A                | Samples |
| SN74LVC07APWRE4  | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LC07A                | Samples |
| SN74LVC07APWRG3  | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 125   | LC07A                | Samples |
| SN74LVC07APWRG4  | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LC07A                | Samples |



# PACKAGE OPTION ADDENDUM

6-Feb-2020

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| SN74LVC07APWT    | ACTIVE | TSSOP        | PW      | 14   | 250  | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | LC07A          | Samples |
| SN74LVC07APWTG4  | ACTIVE | TSSOP        | PW      | 14   | 250  | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | LC07A          | Samples |
| SN74LVC07ARGYR   | ACTIVE | VQFN         | RGY     | 14   | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | LC07A          | Samples |
| SN74LVC07ARGYRG4 | ACTIVE | VQFN         | RGY     | 14   | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | LC07A          | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

6-Feb-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC07A:

Automotive: SN74LVC07A-Q1

● Enhanced Product: SN74LVC07A-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 10-Nov-2020

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC07ADGVR  | TVSOP           | DGV                | 14   | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC07ADR    | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC07ADR    | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC07ADR    | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC07ADRG3  | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC07ADRG4  | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC07ADRG4  | SOIC            | D                  | 14   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC07ADT    | SOIC            | D                  | 14   | 250  | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVC07ANSR   | SO              | NS                 | 14   | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LVC07APWR   | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC07APWRG3 | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC07APWRG4 | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC07APWT   | TSSOP           | PW                 | 14   | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC07ARGYR  | VQFN            | RGY                | 14   | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 10-Nov-2020



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC07ADGVR  | TVSOP        | DGV             | 14   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74LVC07ADR    | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74LVC07ADR    | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74LVC07ADR    | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74LVC07ADRG3  | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74LVC07ADRG4  | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74LVC07ADRG4  | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74LVC07ADT    | SOIC         | D               | 14   | 250  | 210.0       | 185.0      | 35.0        |
| SN74LVC07ANSR   | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LVC07APWR   | TSSOP        | PW              | 14   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74LVC07APWRG3 | TSSOP        | PW              | 14   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74LVC07APWRG4 | TSSOP        | PW              | 14   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74LVC07APWT   | TSSOP        | PW              | 14   | 250  | 853.0       | 449.0      | 35.0        |
| SN74LVC07ARGYR  | VQFN         | RGY             | 14   | 3000 | 853.0       | 449.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (S-PVQFN-N14)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-2/P 03/14

NOTE: All linear dimensions are in millimeters



# RGY (S-PVQFN-N14)

# PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DB (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

# DGV (R-PDSO-G\*\*)

## 24 PINS SHOWN

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated